Part Number Hot Search : 
856930 283R5K K2610 TK3L10 SSP60 30100 QF1215XM HC405
Product Description
Full Text Search
 

To Download CYV15G0104EQ Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CYV15G0104EQ
Multi Rate Video Cable Equalizer
Features

Functional Description
The CYV15G0104EQ is a multi rate adaptive equalizer designed to equalize and restore signals received over 75 coaxial cable. The equalizer meets SMPTE 292M, SMPTE 344M, and SMPTE 259M data rates. The CYV15G0104EQ is optimized to equalize up to 350m of Canare L-5CFB and Belden 1694A coaxial cable at 270 Mbps and typically up to 200m of Canare L-5CFB and Belden 1694A coaxial cable at 1.485 Gbps. The CYV15G0104EQ connects seamlessly to the HOTLink II family of transceiver devices. The CYV15G0104EQ has DC restoration to compensate for the DC content of the SMPTE pathological patterns. The maximum cable length adjust (MCLADJ) sets the approximate maximum cable length to equalize at SD and HD data rates. The CYV15G0104EQ's differential serial outputs (SDO, SDO) mute, when the approximate cable length set by MCLADJ is reached, and carrier detect (CD) is tied to MUTE. MUTE pin controls muting the outputs of the equalizer at HD and SD data rates. Power consumption is typically 160 mW at 3.3V.
Multi rate adaptive equalization Operates from 143 to 1485 Mbps serial data rate SMPTE 292M, SMPTE 344M, and SMPTE 259M compliant Supports DVB-ASI at 270 Mbps Maximum cable length adjustment for HD-SDI and SD-SDI data rates Carrier detect and mute functionality for HD-SDI and SD-SDI data rates Equalizer bypass mode Seamless connection with HOTLink IITM family Equalizes up to 350m of Belden 1694A and Canare L-5CFB coaxial cable at 270 Mbps Typically equalizes up to 200m of Belden 1694A and Canare L-5CFB coaxial cable at 1.485 Gbps Low power: 160 mW at 3.3V Single 3.3V supply 16-pin Quad Flat No Lead (QFN) package 0.18 m CMOS technology Pb-free and RoHS compliant Pin compatible to existing QFN equalizer devices Uses Cypress CLEANLinkTM technology
Equalizer System Connection Diagram
HOTLink II Serializer
Cable Driver
Serial Links Copper Cable Connections
CYV15G0104EQ Multi Rate Cable Equalizer
HOTLink II Deserializer
Cypress Semiconductor Corporation Document Number: 001-07425 Rev. **
*
198 Champion Court
*
San Jose, CA 95134-1709 * 408-943-2600 Revised October 25, 2007
[+] Feedback
CYV15G0104EQ
Equalizer Block Diagram
CYV15G0104EQ Multi-Rate Video Cable Equalizer Block Diagram CYV15G0104EQ Multi-Rate Video Cable Equalizer Block Diagram
Cable Length Analog Adjustor and Mute Threshold Block Carrier Detect and Mute Control Block MUTE CD
MCLADJ
DC Restore
BYPASS
SDI, SDI
Equalizer
Differential Output
SDO, SDO
Pinouts
Figure 1. Pin Diagram - 16 Pin QFN (Top View)
MUTE 14
VCC
16 GND SDI SDI GND 1 2 3 4 5 AGC
15
CD
13 12 GND SDO SDO GND
VCC 11 10 9 8 MCLADJ
CYV15G0104EQ (Marked CY21EQ On Package)
6 AGC
7 BYPASS
Center Pad (bottom of package)
Document Number: 001-07425 Rev. **
Page 2 of 9
[+] Feedback
CYV15G0104EQ
Table 1. Pin Descriptions - CYV15G0104EQ Single Channel Cable Equalizer Name Control Signals MUTE LVTTL Input Mute. When the MUTE pin is set LOW, the equalizer's differential serial outputs are not muted. When the MUTE pin is set HIGH, the equalizer's differential serial outputs are muted. BYPASS setting is ignored when MUTE is HIGH. Connecting CD to MUTE pin enables automatic muting of the equalizer upon loss of signal. Do not leave unused MUTE pin floating. Always drive it to a known state. CD LVTTL Output Carrier Detect. When the incoming data stream is present and maximum cable length does not exceed that set by MCLADJ, CD outputs a voltage less than 0.8V. When the incoming data stream is not present or maximum cable length exceeds that set by MCLADJ, CD outputs a voltage greater than 2.8V. Connecting CD to MUTE pin enables automatic muting of the equalizer upon loss of signal. MCLADJ Analog Input Maximum Cable Length Adjust. The maximum equalized cable length is set by the voltage applied to the MCLADJ input. When the maximum cable length set by MCLADJ is reached, the CD indicator is deasserted. If MCLADJ functionality is not needed, this pin should be left floating or tied to ground to allow maximum equalized cable length. MCLADJ works at both SD and HD data rates. BYPASS LVTTL Input Equalizer Bypass. When BYPASS is set HIGH, the signal presented at the equalizer's differential serial inputs (SDI, SDI) is routed to the equalizer's differential serial outputs (SDO, SDO) without equalizing. When BYPASS is set LOW, the incoming video data stream is equalized and presented at the equalizer`s serial differential outputs (SDO, SDO). When MUTE pin is set HIGH, BYPASS setting is ignored and the serial outputs are muted. AGC, AGC SDO, SDO SDI, SDI Power VCC GND Center Pad Power Gnd - Power Supply for Device. Connect to +3.3V DC. Connect to Ground. Connect to PCB Ground for Maximum Thermal Dissipation. Analog Differential Output Differential Input Automatic Gain Control. Place a capacitor of 1 F between the AGC and AGC pins. Differential Serial Outputs. The equalized serial video data stream is presented at the SDO/SDO differential serial CML output. Differential Serial Inputs. SDI/SDI accepts either a single-ended or differential serial video data stream over 75 coaxial cable. IO Characteristics Signal Description
Document Number: 001-07425 Rev. **
Page 3 of 9
[+] Feedback
CYV15G0104EQ
Equalizer Operation
The CYV15G0104EQ is a high speed adaptive cable equalizer designed to equalize standard definition (SD) and high definition (HD) serial digital interface (SDI) video data streams..The CYV15G0104EQ equalizer is optimized to equalize up to 350m of Belden 1694A cable and Canare L-5CFB cable at 270 Mbps and typically up to 200m of Belden 1694A cable and Canare L-5CFB cable at 1.485 Gbps. The CYV15G0104EQ equalizer contains one power supply and typically consumes 160 mW power at 3.3V. The multi rate equalizer meets the SMPTE 259M, SMPTE 292M, SMPTE 344M, and DVB-ASI video standards. It meets all pathological requirements for SMPTE 292M as defined by RP198 and for SMPTE 259M as defined by RP178. The CYV15G0104EQ multi rate cable equalizer operates from 143 Mbps to 1.485 Gbps serial data rate. The CYV15G0104EQ equalizer has multiple variable gain equalization stages that reverse the attenuation effects of the cable. This equalization is achieved by separate regulation of the lower and higher frequency components in the signal to give a clean output eye diagram. The CYV15G0104EQ has DC restoration to compensate for the DC content of the SMPTE pathological patterns.
MUTE
MUTE is an input pin that controls the muting of the equalizer's output. MUTE operates for both HD and SD data rates. If MUTE is set LOW, the equalizer serial outputs are not muted. If MUTE is set HIGH, then the equalizer serial outputs are muted. When MUTE is active, BYPASS setting is also ignored. Connecting CD to MUTE pin enables automatic muting of the equalizer upon loss of signal. Do not leave the MUTE pin floating. Always drive it to a known state.
Carrier Detect (CD)
Carrier Detect is an active LOW output pin that indicates the presence of a valid incoming data signal. When the incoming data signal is present, and maximum cable length does not exceed that set by MCLADJ, CD outputs a voltage less than 0.8V. When the incoming data stream is not present, or maximum cable length exceeds that set by MCLADJ, CD outputs a voltage greater than 2.8V. Connecting CD to MUTE pin enables automatic muting of the equalizer upon loss of signal.
SDI, SDI
CYV15G0104EQ accepts single-ended or differential serial video data streams over 75 coaxial cable. It is recommended to AC couple the SDI, SDI inputs as they are internally biased to 1.2V.
BYPASS
The CYV15G0104EQ has a bypass mode that enables the user to bypass the equalizer's equalization and DC restoration functions. When BYPASS is set HIGH, the signal presented at the equalizer's differential serial inputs (SDI, SDI) is routed to the equalizer's differential serial outputs (SDO, SDO) without equalizing. When BYPASS is set LOW, the incoming video data stream is equalized and presented at the equalizer`s differential serial outputs (SDO, SDO).
SDO, SDO
The CYV15G0104EQ has differential serial output interface drivers that use Current Mode Logic (CML) drivers to provide source matching for the transmission line. These outputs are either AC coupled or DC coupled to HOTLink II receivers.
MCLADJ
Maximum Cable Length Adjust (MCLADJ) sets the approximate maximum amount of cable to be equalized. When the maximum cable length set by MCLADJ is reached, the CD pin is deasserted. To enable automatic muting of the device upon loss of signal, CD should be tied directly to MUTE. MCLADJ works at SD and HD data rates. Figure 2 on page 7 illustrates the voltage required at MCLADJ input to equalize various Belden 1694A cable lengths. If MCLADJ functionality is not required, this pin should be left floating or tied to ground to enable maximum equalized cable length.
AGC
Place a capacitor of 1 F between the AGC and AGC pins of the CYV15G0104EQ equalizer
Document Number: 001-07425 Rev. **
Page 4 of 9
[+] Feedback
CYV15G0104EQ
Maximum Ratings
Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. Storage Temperature .................................. -65C to +150C Ambient Temperature with Power Applied ............................................ -55C to +125C Supply Voltage to Ground Potential................-0.5V to +3.8V DC Voltage Applied to Outputs in High Z State ....................................... -0.5V to VCC + 0.5V DC Input Voltage ..................................... -0.5V to VCC+0.5V Electro Static Discharge (ESD) HBM....................... > 2000 V (JEDEC EIA/JESD-A114A) Latch Up Current .................................................... > 200 mA
Power Up Requirements
The CYV15G0104EQ contains one power supply. The voltage on any input or IO pin must not exceed the power pin during power up.
Operating Range
Range Commercial Ambient Temperature 0C to +70C VCC +3.3V 5%
DC Electrical Characteristics
Parameter VCC PD IS VCMOUT VCMIN Supply Power Supply Description Voltage[1] Consumption[2] Current[1] - - - Load = 50 - - - - Carrier Not Present Carrier Present MUTE Input Voltage Required to Force Outputs to Mute[1] MUTE Input Voltage Required to Force Active[1] Min to Mute Max to Activate 0.4 2.8 - 2.5 - - Test Conditions Min 3.135 125 38 - 1 0 1.3 0.72 - - 1.02 - 0.8 - 1 Typ 3.3 160 48 VCC - VSDO/2 = 2.9 Max 3.465 190 60 - 1.4 2.9 Unit V mW mA V V V V V V V V V
Output Common Mode Voltage[1] Input Common Mode Voltage[1] (Bypass = High) Input Common Mode Voltage[1] (Bypass = Low)
- - VCD(OH) VCD(OL) VMUTE VMUTE
Floating MCLADJ DC Voltage[1] MCLADJ Range[2] Voltage[1] CD Output
Notes 1. Production test. 2. Calculated results from production test.
Document Number: 001-07425 Rev. **
Page 5 of 9
[+] Feedback
CYV15G0104EQ
AC Electrical Characteristics
Parameter - VSDI VSDI VSDO - Description Serial Input Data Rate Input Voltage Swing Input Voltage Swing Output Voltage Swing[1] Output Jitter for Various Cable Lengths and Data Rates
[1]
Test Conditions - Single-ended, at the transmitter, HD data rate Single-ended, at the transmitter, SD data rate Differentialp-p, 50 load 270 Mbps Belden 1694A: 0-350m Canare L-5CFB: 0-350m 800 mV transmit amplitude Equalizer pathological pattern 1.485 Gbps Belden 1694A: 0-140m Canare L-5CFB: 0-140m 800 mV transmit amplitude Equalizer pathological pattern 1.485 Gbps Belden 1694A: 140-200m Canare L-5CFB: 140-200m 800 mV transmit amplitude Equalizer pathological pattern
Min 143 500[5] 500[6] 450 -
Typ -
Max 1485 1200 1200
Unit Mbps mV mV mV UI
700 0.2
[1]
950 -
-
0.25[1]
-
UI
-
0.3[7]
-
UI
- - - - - - - -
Output Rise/Fall Time[3, 4] Output Rise/Fall Duty Cycle Time[3, 4] Mismatch in Rise/Fall Time[3, 4] Distortion[3, 4] Loss[3] Overshoot[3, 4] Input Return Input Resistance[3, 4] Input Capacitance[3, 4] Output Resistance[3, 4]
20% - 80%, HD data rate 20% - 80%, SD data rate - HD color bar pattern - - Single-ended Single-ended Single-ended
80 80 - - - -15 - - -
120 120 - 20 - - 2.5 1 50
220 350 30 - 10 - - - -
ps ps ps ps % dB k pF
Notes 3. Not tested. Based on characterization. 4. Not tested. Guaranteed by design simulations. 5. Based on characterization across temperature and voltage with 140m of Belden 1694A cable, transmitting SMPTE Equalizer Pathological Test Pattern. 6. Based on characterization across temperature and voltage with 350m of Belden 1694A cable, transmitting SMPTE Equalizer Pathological Test Pattern. 7. Based on characterization at TA = 25C, VCC = 3.3V
Document Number: 001-07425 Rev. **
Page 6 of 9
[+] Feedback
CYV15G0104EQ
Typical Performance Graphs
(Unless otherwise stated, VCC = 3.3V, TA = 25C) Figure 2. MCLADJ Input Voltage vs Belden 1694A Cable Length at SD-SDI and HD-SDI Data Rates
2.7 2.6 2.5 2.4
VOLTAGE (V)
2.3 2.2 2.1 2 1.9 1.8 1.7 0 50 100 150 200 250 300 350
C A B L E LE N G T H (m )
Typical Application Circuit
Figure 3. Interfacing CYV15G0104EQ to the HOTLink II SerDes
+3.3V +3.3V
C10 LFI RXD7 RXD6 RXD5 RXD4 RXD3 RXD2 RXD1 RXD0 RXOP RXST2 RXST1 RXST0 RXCLK+ RXCLKRXCLKC+ RXLE SDASEL LPEN INSEL IN1+ IN1FRAMCHAR RFEN RFMODE DECMODE RXCKSEL RXMODE RXRATE C12 13 14 15 16 MUTE VCC CD VCC 12 GND SDO SDO AGC GND MCLADJ BYPASS
0.01F
11 10 9
0.01F
C15
1F 1F
C16
R16
BNC JACK
Z0
2 Z0 R18
GND SDI SDI GND
1 2 3 4
75 75
L2 6.4nH
Z0
AGC
37.4
R15 R14
75
8
7
6 + C11
5
CYV15G0104EQ
C YV15G 0101DXB
MCLADJ
1F
Document Number: 001-07425 Rev. **
Page 7 of 9
[+] Feedback
CYV15G0104EQ
Ordering Information
Ordering Code CYV15G0104EQ-LXC Package Marking CY21EQ Package Name LY16A Package Type Pb-free 16-Pin QFN Operating Range 0 to 70C
Package Dimension
Figure 4. 16-Pin QFN Package LY16A
3.90 4.10 3.70 3.80 N
0.05 1.00 MAX.
C 2.50 REF. 0.350.05 2.50 REF. N 0.45 PIN1 ID 0.20 R.
0.05 MAX. 0.80 MAX. 0.20 REF.
1 2 1.90 2.00
1
3.70 3.80
3.90 4.10
E-PAD
2
0.30-0.50 0-12 C SEATING PLANE 0.420.18 (4X) 1.90 2.00
0.65
TOP VIEW SIDE VIEW BOTTOM VIEW
DIMENSION IN mm
MIN. MAX.
PART # LF16A STANDARD PKG. LY16A LEAD FREE PKG.
001-04468-*A
REFERENCE JEDEC MO-220 PKG. WEIGHT 0.04gms
Document Number: 001-07425 Rev. **
Page 8 of 9
[+] Feedback
CYV15G0104EQ
Document History Page
Document Title: CYV15G0104EQ Multi Rate Video Cable Equalizer Document Number: 001-07425 Rev. ** Ecn No. 1396423 Issue Date SEE ECN Orig. Of Change UKK/AESA New datasheet Description Of Change
(c) Cypress Semiconductor Corporation, 2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-07425 Rev. **
Revised October 25, 2007
Page 9 of 9
PSoC DesignerTM, Programmable System-on-ChipTM, and PSoC ExpressTM are trademarks and PSoC(R) is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations. Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. HOTLink is a registered trademark and HOTLink II and CLEANLink are trademarks of Cypress Semiconductor. All other trademarks or registered trademarks referenced herein are property of the respective corporations. All products and company names mentioned in this document may be the trademarks of their respective holders.
[+] Feedback


▲Up To Search▲   

 
Price & Availability of CYV15G0104EQ

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X